<counter_setname="ARMv7_Cortex_A5_cnt"count="2"/><categoryname="Cortex-A5"counter_set="ARMv7_Cortex_A5_cnt"per_cpu="yes"supports_event_based_sampling="yes"><eventcounter="ARMv7_Cortex_A5_ccnt"event="0xff"title="Clock"name="Cycles"display="hertz"units="Hz"average_selection="yes"average_cores="yes"description="The number of core clock cycles"/><eventevent="0x00"title="Software"name="Increment"description="Incremented only on writes to the Software Increment Register"/><eventevent="0x01"title="Cache"name="Instruction refill"description="Instruction fetch that causes a refill of at least the level of instruction or unified cache closest to the processor"/><eventevent="0x02"title="Cache"name="Inst TLB refill"description="Instruction fetch that causes a TLB refill of at least the level of TLB closest to the processor"/><eventevent="0x03"title="Cache"name="Data refill"description="Memory Read or Write operation that causes a refill of at least the level of data or unified cache closest to the processor"/><eventevent="0x04"title="Cache"name="Data access"description="Memory Read or Write operation that causes a cache access to at least the level of data or unified cache closest to the processor"/><eventevent="0x05"title="Cache"name="Data TLB refill"description="Memory Read or Write operation that causes a TLB refill of at least the level of TLB closest to the processor"/><eventevent="0x06"title="Instruction"name="Memory read"description="Memory-reading instruction architecturally executed"/><eventevent="0x07"title="Instruction"name="Memory write"description="Memory-writing instruction architecturally executed"/><eventevent="0x08"title="Instruction"name="Executed"description="Instruction architecturally executed"/><eventevent="0x09"title="Exception"name="Taken"description="Exceptions taken"/><eventevent="0x0a"title="Exception"name="Return"description="Exception return architecturally executed"/><eventevent="0x0b"title="Instruction"name="CONTEXTIDR"description="Instruction that writes to the CONTEXTIDR architecturally executed"/><eventevent="0x0c"title="Branch"name="PC change"description="Software change of the Program Counter, except by an exception, architecturally executed"/><eventevent="0x0d"title="Branch"name="Immediate"description="Immediate branch architecturally executed"/><eventevent="0x0e"title="Procedure"name="Return"description="Procedure return, other than exception return, architecturally executed"/><eventevent="0x0f"title="Memory"name="Unaligned access"description="Unaligned access architecturally executed"/><eventevent="0x10"title="Branch"name="Mispredicted"description="Branch mispredicted or not predicted"/><eventevent="0x12"title="Branch"name="Potential prediction"description="Branch or other change in program flow that could have been predicted by the branch prediction resources of the processor"/><eventevent="0x13"title="Memory"name="Memory access"description="Data memory access"/><eventevent="0x14"title="Cache"name="Instruction access"description="Instruction cache access"/><eventevent="0x15"title="Cache"name="Data eviction"description="Data cache eviction"/><eventevent="0x86"title="Interrupts"name="IRQ"description="IRQ exception taken"/><eventevent="0x87"title="Interrupts"name="FIQ"description="FIQ exception taken"/><eventevent="0xC0"title="Memory"name="External request"description="External memory request"/><eventevent="0xC1"title="Memory"name="Non-cacheable ext req"description="Non-cacheable external memory request"/><eventevent="0xC2"title="Cache"name="Linefill"description="Linefill because of prefetch"/><eventevent="0xC3"title="Cache"name="Linefill dropped"description="Prefetch linefill dropped"/><eventevent="0xC4"title="Cache"name="Allocate mode enter"description="Entering read allocate mode"/><eventevent="0xC5"title="Cache"name="Allocate mode"description="Read allocate mode"/><eventevent="0xC7"title="ETM"name="ETM Ext Out[0]"description="ETM - ETM Ext Out[0]"/><eventevent="0xC8"title="ETM"name="ETM Ext Out[1]"description="ETM - ETM Ext Out[1]"/><eventevent="0xC9"title="Instruction"name="Pipeline stall"description="Data Write operation that stalls the pipeline because the store buffer is full"/></category>